IEEE Transactions on Circuits and Systems I, Fundamental Theory and Applications
Author:
Keywords:
Science & Technology, Technology, Engineering, Electrical & Electronic, Engineering, analog-to-digital converter (ADC), analog-to-digital, computer-aided design (CAD), delta-sigma, design automation, MODULATOR, 0906 Electrical and Electronic Engineering, Electrical & Electronic Engineering, 4009 Electronics, sensors and digital hardware
Abstract:
An algorithm for architecture-level exploration of the ΣΔ A/D converter (ADC) design space is presented. Starting from the desired specification, the algorithm finds an optimal solution by exhaustively exploring both single-loop and cascaded architectures, with a single-bit or multibit quantizer, for a range of oversampling ratios. A fast filter-level step evaluates the performance of all loop-filter topologies and passes the accepted solutions to the architecture-level optimization step which maps the filters on feasible architectures and evaluates their performance. The power consumption of each accepted architecture is estimated and the best top-ten solutions in terms of the ratio of peak signal-to-noise+distortion ratio versus power consumption are further optimized for yield. Experimental results for two different design targets are presented. They show that previously published solutions are among the best architectures for a given target but that better solutions can be designed as well. © 2004 IEEE.