Ultra-thin ZrO2/SrO/ZrO2 insulating stacks for future dynamic random access memory capacitor applications

Steve Knebel,<sup>1</sup> Milan Pešić,<sup>1</sup> Kyuho Cho,<sup>2</sup> Jaewan Chang,<sup>2</sup> Hanjin Lim,<sup>2</sup> Nadiia Kolomiiets,<sup>3</sup> Valeri V. Afanas'ev,<sup>3</sup> Uwe Schroeder,<sup>1</sup> and Thomas Mikolaiick $1,4$ 

*<sup>1</sup>NaMLab gGmbH, Noethnitzer Strasse 64, 01187 Dresden, Germany*

*<sup>2</sup> Samsung Electronics, 1, Samsungeonja-ro, Hwasung-si, Gyeonggi-do, 445-701, Korea*

*<sup>3</sup> Katholieke Universiteit Leuven, Leuven, Belgium*

*<sup>4</sup> Chair of Nanoelectronic Devices, Noethnitzer Strasse 64, Technische Universität Dresden, Dresden,* 

*Germany*

Metal-insulator-metal thin film capacitors with  $ZrO<sub>2</sub>/Al<sub>2</sub>O<sub>3</sub>/ZrO<sub>2</sub>$  as insulator are common for state of the art 20 nm DRAM technology applications. For the first time,  $ZrO<sub>2</sub>/SrO/ZrO<sub>2</sub>$  thin films with TiN electrodes are deposited by physical vapor deposition. Electrical characterization is done and compared with  $ZrO_2/Al_2O_3/ZrO_2$ and pure ZrO<sup>2</sup> metal-insulator-metal capacitor stacks. Leakage current and capacitance measurement data are presented. Additionally, the metal/insulator interface is investigated by internal photoemission spectroscopy. Band gap and conduction band offset are extracted. Since the dielectric lifetime is one critical issue for modern DRAM, voltage ramp stress was applied on the sample to extract breakdown and stress induced leakage characteristics.

## **I. INTRODUCTION**

For many years, the dynamic random access memory (DRAM) was the scaling driver in semiconductor industry. Continuous downscaling of the cell dimension led to the introduction of high-k materials in a 3 dimensional cylindrical capacitor geometry with metal electrodes. Currently, the most common DRAM capacitor consists of a symmetrical  $ZrO_2/Al_2O_3/ZrO_2$  (ZAZ) stack [1-3]. Intensive research is done on strontium titanate (STO) based capacitors, but here the DRAM target thickness of <6 nm is very critical to reach [4-5]. Accordingly, additional research is necessary to optimize the current  $ZrO<sub>2</sub>$  based material stack.

Thin ZrO<sub>2</sub> films crystallize in the tetragonal phase and have a permittivity k of around 40 but suffer from high leakage current [6]. Introduction of a thin interlayer of amorphous  $Al<sub>2</sub>O<sub>3</sub>$  within the stack suppresses the leakage below the common DRAM criteria of 100 nA/cm² and leads to a reliability improvement, but lowers the effective dielectric constant and therefore, the capacitance equivalent thickness (CET). Replacing  $Al_2O_3$  with a material with a higher k-value will enhance the stack CET without degrading the leakage performance. Therefore, it is important to find a material with a crystallization temperature high enough to remain amorphous

after electrode deposition. One promising candidate would be strontium oxide. SrO has a reported dielectric constant of 16, a crystallization temperature higher than 600  $^{\circ}$ C [7], and a band gap of ~4.5 eV mixed in amorphous HfO<sub>2</sub> [8]. Table 1 summarizes the band gap, k-value and crystallization temperature of crystal ZrO<sub>2</sub> and amorphous  $Al<sub>2</sub>O<sub>3</sub>$  and SrO.

This work presents results of pure  $ZrO<sub>2</sub>$  film as well as metal-insulator-metal (MIM) stacks with Al<sub>2</sub>O<sub>3</sub> (ZAZ) and SrO (ZSrZ) as interlayer.

|                  | Gap (eV)      | εo                                               | Cryst. Temp $(^{\circ}C)$ . |
|------------------|---------------|--------------------------------------------------|-----------------------------|
| ZrO <sub>2</sub> | 5.8 [10]      | $\sim$ 40 (crystalline)<br>$\sim$ 25 (amorphous) | $-400$                      |
| $a-Al2O3$        | $6 - 6.2$ [8] |                                                  | >850                        |
| a-SrO            | ~14.5~[8]     | ~16                                              | >600                        |

TABLE I Dielectric material properties

### **II. EXPERIMENTAL PROCEDURE**

The whole MIM stack was prepared by an in-situ physical vapor deposition (PVD) process in a Bestec UHV cluster tool. First, TiN was deposited at a substrate temperature of 300 °C as bottom electrode (BE). Afterwards, the  $ZrO_2/X/ZrO_2$  stack was prepared at room temperature. Finally, the TiN top electrode (TE) was grown again at 300 °C. After MIM stack deposition crystallization of the  $ZrO<sub>2</sub>$  was induced by a 450 °C anneal for 10 minutes in a nitrogen atmosphere. Annealing at this temperature is required to reach fully crystallized  $ZrO<sub>2</sub>$  layers with a k-value of  $~40$ . To form the individual capacitor structures, platinum dots were evaporated onto the top TiN layer in a Bestec evaporation chamber. The size of the pads was determined by the Pt dots used as a hard mask for the structuring of the TE. Thus, the top TiN layer was removed outside the pads with a diluted standard clean 1 (SC-1) solution. The oxide thickness of the investigated samples was 5- 10 nm.

Electrical characterization was done using a semiautomatic probe station from Cascade Microtech and an Agilent B1500A Semiconductor Device Parameter Analyzer, equipped with Source Monitor Units and a Capacitance Measurement Unit. To characterize the material reliability conventional voltage ramp stress VBD tests were performed, with an additional sense current measurement at a fixed low voltage.

### **III. RESULTS AND DISCUSSION**

Fig. 1 shows the current-voltage (I-V) characteristic for the three investigated material stacks as black lines. Measurements were performed at elevated temperature of 125 °C to activate trap related phenomena like stress induced leakage current (SILC). The voltage was ramped from 0 V up to dielectric breakdown, while the voltage step size was 100 mV. It can be seen that for both interlayers the leakage current is reduced compared to the pure  $ZrO_2$  film. For positive bias the stress current is slightly higher, which can be related to a TiOx based interface formation at the BE during TE deposition and anneal [11]. This fact and the presence of SILC for positive bias at the TE will be discussed later in this section.



FIG. 1. Voltage-current traces of 5nm ZrO2, ZAZ and ZSrZ films at a temperature of 125 °C. At certain current level a fixed SILC sense voltage is applied.

As shown in Fig. 1, the leakage could be reduced to a comparable level for both  $Al_2O_3$  and SrO interlayer. Fig. 2 presents the leakage over CET for all three film stacks. Leakage and CET were measured at 25 °C. The physical film thickness was in the range of 5 to 10 nm.

For comparison reason, data from literature for atomic layer deposited (ALD) films annealed at a comparable thermal budget are included [12]. ALD is the favored deposition technique for DRAM manufacturing, because it allows fabrication of 3-dimensional, high aspect ratio capacitor structures with a conformal and homogeneous thickness. However, here PVD was used to enable straightforward implementation of different sputter materials in the material stack without time consuming process development as expected for ALD deposition. Nevertheless, as presented in Fig. 2, the CET values of the PVD layers are close to results of ALD films.



FIG. 1. CET-Leakage plot for ZrO<sub>2</sub>, ZAZ and ZSrZ films measured at 25 °C. Physical film thickness was in the range of 5 to 10nm.

For the PVD film stack it can be seen, that at DRAM target leakage of 100 nA/cm<sup>2</sup> the CET of the ZAZ films increases compared to pure ZrO2. For the stack with the SrO interlayer the CET could be improved, due to the higher k-value of SrO. DRAM capacitors need even small improvements to be able to scale to the next technology node. These results are indicating the enhancement potential which might be further increased by going to ALD-based dielectric layers.

To get a closer look on the breakdown and SILC behavior for the investigated film stacks, the voltage ramp was extended by a sensing step. At a certain current level a fixed sense voltage was applied after each stress step for SILC monitoring. As presented in Fig. 1(red), the sense current shows a bias dependent behavior. For negative bias at the TE, meaning electron injection from the TE, the sense current is almost stable up to hard breakdown. For BE injection, the sense current traces show a SILC related continuous increase before breakdown.

As mentioned before, the metal/dielectric interface is different for top and bottom electrode. Therefore, the tunneling barrier height is expected to be different and also a higher interface roughness can lead to large electric field peaks at the bottom metal/dielectric interface [13]. To investigate the influence of the tunneling barrier height, internal photoemission was measured on the pure TiN/ZrO2/TiN MIM stack [14]. Fig. 3 shows the results for positive bias at the TE. First, the electron IPE shows a threshold of  $\sim$ 2 eV, which corresponds to the energy barrier between the Fermi level of the metal and the bottom of the  $ZrO<sub>2</sub>$  conduction band. Two additional features can be seen at ~4 eV and ~5.8 eV. The value of 5.8 eV represents the band gap of pure  $ZrO_2$ , whereas, as published by Lucovsky et al., the 4 eV value hints on the formation of a TiOx network at the interface to the TiN electrode [15].



FIG. 3. Photocurrent quantum yield as a function of photon energy measured on a TiN/ZrO2/TiN MIM capacitor with positive bias applied to the top metal electrode.

Fig. 4 presents the Weibull distribution of the breakdown voltage (VBD) for the 5 nm film thickness measured at 125 °C. The pure ZrO<sup>2</sup> film shows small VBD's and wide distribution, especially for negative stress bias. The VBD of the ZAZ increases compared to the  $ZrO<sub>2</sub>$  film. In addition, the slope of the distribution is improved. For the ZSrZ film VBD increases as well, showing even higher values when negative stress bias is applied. Nonetheless, it could be shown that an introduction of SrO interlayer leads to comparable results as the incorporation of an  $Al_2O_3$  interlayer. As visible in table 2, the reliability of the dielectric stack was improved compared to ZrO2.for a ZSrZ dielectric and at the same time the Sr interlayer caused a CET-leakage behavior similar to the best values of pure  $ZrO<sub>2</sub>$ .



FIG. 4. Weibull distribution of the breakdown voltage of 5 nm ZrO<sub>2</sub>, ZAZ and ZSrZ films at a temperature of 125 °C.

TABLE II VBD and leakage of different zircon dioxide based dielectrics

|                  | $VBD_{63\%}(+V)$ [V] | $VBD_{63\%}$ (-V) [V] | Leakage current<br>density $@ 1V[A/cm^2]$ |
|------------------|----------------------|-----------------------|-------------------------------------------|
| ZrO <sub>2</sub> | 2.2V                 | $-2V$                 | 8E-5                                      |
| ZAZ              | 2.7V                 | $-2.9V$               | $1E-5$                                    |
| ZSrZ             | 2.4V                 | $-3V$                 | $1E-5$                                    |

#### **IV. CONCLUSION**

The thickness scaling of DRAM capacitor dielectrics is close to its physical limits at the 20 nm technology node. Therefore, the requirements of the DRAM capacitor dielectric are quite challenging for future generation nodes. A  $ZrO<sub>2</sub>$  based material is the material of choice due to his high-k value of  $\sim$ 40, in crystalline phase, and its band gap of 5.8 eV. Previously, an Al<sub>2</sub>O<sub>3</sub> interlayer was introduced to improve leakage and reliability, but with the disadvantaged of a lowering of the effective k-value. Here, film properties were further enhanced by including SrO to increase the overall k-value of the capacitor dielectric, which resulted in an improved CETleakage ratio compared to ZAZ film stacks. Additionally, a promising influence on VBD was shown. Summarizing, the replacement of  $Al_2O_3$  in actual DRAM dielectric stacks by another material with a higher kvalue, is an interesting pathway for further stack improvement to enable future DRAM generation nodes. Further dielectric and electrode materials need to be screened to reach future requirements, but every incremental step is important to fine-tune the electrical properties.

# **REFERENCES**

<sup>1</sup>D. -S. Kil, H. -S. Song, K. -J. Lee, K. Hong, J. -H. Kim, K. -S. Park, S. -J. Yeom, J. -S. Roh, N. -J. Kwak, H. - C. Sohn, J. -W. Kim, and S. -W. Park, "Development of New TiN/ZrO<sub>2</sub>/Al<sub>2</sub>O<sub>3</sub>/ZrO<sub>2</sub>/TiN Capacitors Extendable to 45nm Generation DRAMs Replacing HfO<sup>2</sup> Based Dielectrics," Dig. Tech. Pap. - Symp. VLSI Technol. 2006, pp.38-39 2 J. -Y. Seo, J. -E. Seok, H. -J. Kim, H. -J. Kim, H. -S. Park, J. -E. Jeon, and W. -S. Lee, "Reliability acceleration

model of stacked ZrO<sub>2</sub>-Al<sub>2</sub>O<sub>3</sub>-ZrO<sub>2</sub> MIM capacitor with cylinder type," Proc. MIEL 2008, 2008, pp.521-524.

<sup>3</sup>H. J. Cho, Y. D. Kim, D. S. Park, E. Lee, C. H. Park, J. S. Jang, K. B. Lee, H. W. Kim, Y. J. Ki, I. K. Han, and Y. W. Song, "New TIT capacitor with  $ZrO_2/Al_2O_3/ZrO_2$  dielectrics for 60 nm and below DRAMs," Solid-State Electron. 51, 2007, pp.1529-1533

<sup>4</sup>M. Popovici, J. Swerts, A. Redolfi, B. Kaczer, M. Aoulaiche, I. Radu, S. Clima, J.-L. Everaert, S. Van Elshocht, M. Jurczak, "Low leakage Ru-strontium titanate-Ru metal-insulator-metal capacitors for sub-20 nm technology node in dynamic random access memory," APL 104, 2014, p. 082908

<sup>4</sup>S. Kupke, S. Knebel, U. Schroeder, 3 S. Schmelzer, U. Böttger, T. Mikolajick, "Reliability of SrRuO<sub>3</sub>/SrTiO<sub>3</sub>/SrRuO<sub>3</sub> Stacks for DRAM Applications," IEEE EDL vol. 33, no.12, 2012, pp.1699-1701, Dec. 2012

<sup>6</sup>X. Zhao and D. Vanderbilt, "First-principles study of structural, vibrational, and lattice dielectric properties of hafnium oxide," Phys. Rev. B 65, 2002, pp.233106

<sup>7</sup>M. Galtier, A. Montaneret G. Vidal, "Phonons optiques de CaO, SrO, BaO au centrede la zone de brillouin a 300 et 17K," J. Phys. Chem. Solids 33, 1972, pp.2295-2302

<sup>8</sup>S. Shamuilia, V. V. Afanas'ev, A. Stesmans, I. McCarthy, S. A. Campbell, M. Boutchich, M. Roeckerath, T. Heeg, J. M. J. Lopes, J. Schubert, "Photoconductivity of Hf-based binary metal oxide systems," JAP 104, 2008, p. 114103 9 J.L. Jacobson and E.R. Nixon, "Infrared dielectric response and lattice vibrations of Calcium and Strontium

Oxides", J.Phys.Chem.Solids 29, 1968, p. 967

<sup>10</sup>J. Robertsen,"Band offsets of wide-band-gap oxides and implications for future electronic devices," J. Vac. Sci. Technol. B 18, 2000, pp.1785-1791

<sup>11</sup>W. Weinreich, R. Reiche, M. Lemberger, G. Jegert, J. Müller, L. Wilde, S. Teichert, J. Heitmann, E. Erben, L. Oberbeck, U. Schröder, A.J. Bauer, H. Ryssel, "Impact of interface variations on J–V and C–V polarity asymmetry of MIM capacitors with amorphous and crystalline  $Z_{r(1-x)}A_{r}O_{2}$  films," Microelectron. Eng. 86, 2009, pp.1826-1829.

 $12K-F$ , Yoon, K.-V. Im, J.-H. Yeo, E.-A. Chung, Y.-S. Kim, C.-Y. Yoo, S.-T. Kim, U-I. Chung, J.-T. Moon, "Performance and reliability of MIM (Metal-Insulator-Metal) Capacitors with ZrO<sub>2</sub> for 50nm DRAM Application," SSDM, 2005, pp.188-189

<sup>13</sup>N. Gaillard, L. Pinzelli, M. Gros-Jean, A. Bsiesy, "In situ electric field simulation in metal/insulator/metal capacitors", Appl. Phys. Lett. 89, 2006, p. 133 506

 $14V$ . V. Afanas'ev, A. Stesmans, "Internal photoemission at interfaces of high-k insulators with semiconductors and metals," Jour. Appl. Ph. 102, 2007, p. 081301

<sup>15</sup>G. Lucovsky, C. C. Fulton, Y. Zhang, Y. Zou,J. Luning, L. F. Edge,J. L. Whitten, R. J. Nemanich, H. Ade, D. G. Schlom, V. V. Afanas'ev, A. Stesmans, S. Zollner, D. Triyoso, B. R. Rogers, "Conduction band-edge States associated with the removal of d-state degeneracies by the Jahn-Teller effect," IEEE TDMR, vol.5, no.1, 2005, pp.65,83